

# **CNN35XX Design-In Guidelines**



Cavium Networks – Company Confidential



14-Dec-11

**PUBLISHED BY** 

Cavium Inc.

2315 N. First Street San Jose, CA. 95131

Email: sales@cavium.com Web: http://www.cavium.com

All rights reserved. No part of this manual may be reproduced in any form, or transmitted by any means, without the written permission of Cavium Inc. NITROX is a trademark of Cavium Inc., Cavium Networks Inc. in the United States, or other countries, or both. All other trademarks or service marks referred to in this manual are the property of their respective owners.

Cavium Inc. makes no warranty about the use of its products, and reserves the right to change this document at any time, without notice. Whereas every precaution has been taken in the preparation of this manual, Cavium Inc, the publisher, and the authors assume no responsibility for errors or omissions.

#### History of Changes

| Date       | Author | Rev | Comments        |
|------------|--------|-----|-----------------|
| 12/14/2011 | PFW    | 1.0 | Initial Release |
|            |        |     |                 |

Cavium Networks – Company Confidential



14-Dec-11

# **Table of Contents**

| OVERVIEW                                              | 5  |
|-------------------------------------------------------|----|
| References and Conventions                            | 5  |
| CNN35XX Block Diagram                                 | 6  |
| CNN35XX INTERFACES                                    | 7  |
| PCI Express                                           |    |
| Serial EEPROM                                         | 7  |
| JTAG                                                  | 7  |
| CLOCKS                                                | 8  |
| PLL_REF_CLK                                           | 8  |
| EXP_REF_CLK                                           |    |
| POWER                                                 | 10 |
| CORE_VDD, VDD18, EXP_VDD                              |    |
| EXP_VDD_09, EXP_VDD_VPH, EXP_VDD_VTPX                 | 10 |
| PLL_E_VDD_18V, PLL_S_VDD_18V, PLL_Z_VDD_18V           | 11 |
| VDD SENSE                                             | 13 |
| Decoupling Caps                                       | 14 |
| Miscellaneous Circuits                                | 14 |
| PLL_DCOK Power-UP Sequence Timing Diagram             | 14 |
| Power-UP Sequence Timing Diagram                      | 15 |
| PERST_L  RSVD and RSVD_0                              | 15 |
| RSVD and RSVD_0                                       | 16 |
| VDDQ                                                  | 17 |
| NC                                                    | 17 |
| PSE Interface                                         | 17 |
| ECLK, SCLK and ZCLK_PLL_BYPASS                        | 17 |
| VDDQ                                                  | 18 |
| Mechanical Specifications                             | 21 |
| BGA Package                                           | 21 |
| Thermal Solution Considerations.                      |    |
| The Empirical Side of Measuring Case temperature (Tc) |    |
| Sample Thermal Calculations                           |    |
| Thermal Definitions                                   | 25 |



14-Dec-11

# **Table of Figures**

| Figure 1: PLL_REF_CLK Clock Circuit       | {  |
|-------------------------------------------|----|
| Figure 2: Differential Pair Clock Circuit |    |
| Figure 3: Rail Low Pass Filter            | 11 |
| Figure 4: PLL_E/S/Z_VDD_18V Connections   |    |
| Figure 5: CORE_VDD_SENSE                  |    |
| Figure 6: Power Sequence Timing Diagram   |    |
| Figure 7: BGA Mechanical Specifications   |    |
| Figure 8: Thermocouple placement          |    |



14-Dec-11

#### **OVERVIEW**

The intent of this document is to provide a design-in guideline for the CNN35XX. This document is intended to be used by design and PCB layout engineers of printed circuit boards.

# **References and Conventions**

Please refer to the CNN35XX Hardware Reference Manual document:

- CNN35XX-HM-V1.0E (HRM)
- CNN35XX Reference Schematics

In the HRM document you will find the following:

- Signal Descriptions
- AC Characteristics
- o DC Characteristics
- o BGA Pin-out

Please refer to the following PCI Express documents:

- o PCI Express Base Specification Revision 2.0
- o PCI Express® Card Electromechanical Specification Revision 2.0
- Signals that are low-active are indicated by the post fix "L"; as in PERST L.
- The term *PCIe* will be referred to as *PCI Express*.
- Unless otherwise stated, the nomenclature \_n\_ refers to a number as in the following example: EXP\_RX\_n\_P; where \_n\_ could represent EXP\_RX\_0\_P, EXP\_RX\_1\_P, etc.
- HRM refers to the CNN35XX Hardware Reference Manual

Cavium Networks – Company Confidential



14-Dec-11

# **CNN35XX Block Diagram**





Cavium Networks – Company Confidential



14-Dec-11

#### **CNN35XX INTERFACES**

# PCI Express

Please follow the PCI Express design guidelines. As always, perform board-level signal simulation for the high speed signals.

Length Matching: The signal EXP\_RX\_n\_N should be length-matched to EXP\_RX\_n\_P with a tolerance of less than 5mil. Where "\_n\_" is the number 0 through 3

Place the AC coupling close to the source.



Differential trace impedance is typically 100 Ohms; however, board level simulation should be the prime criterion to determine the best signal characteristics in term of signal integrity.

#### Serial EEPROM

The serial EPPROM can be an ATMEL AT93C46W or equivalent. EPR\_DI and EPR\_DO should be length matched relative to EPR\_SK

# **JTAG**

The JTAG interface operates in accordance to the IEEE 1149.1-1990 Standard. The signal named JTAG\_TRST\_L should be terminated to GND with a 4.75K Ohm resistor.



14-Dec-11

#### **CLOCKS**

### PLL REF CLK

The PLL\_REF\_CLK is a 50MHz clock. The design engineer should make sure that the clock at the load (CNN35XX) complies with the HRM specification

|                     |                                |    | PLL_REF_CLK = 50MHz |     |     |       |  |
|---------------------|--------------------------------|----|---------------------|-----|-----|-------|--|
| Parameter           | Description                    | Mi | n                   | Тур | Max | Units |  |
| T <sub>cyc</sub>    | Clock Cycle Time               |    |                     | 20  | _   | ns    |  |
| T <sub>high</sub>   | Clock High Time                | 8  |                     | 10  | 12  | ns    |  |
| T <sub>low</sub>    | Clock Low Time                 | 8  |                     | 10  | 12  | ns    |  |
| T <sub>rise</sub>   | Clock Rise Time <sup>1</sup>   | _  |                     | _   | 2   | ns    |  |
| T <sub>fall</sub>   | Clock Fall Time <sup>2</sup>   |    |                     | _   | 2   | ns    |  |
| T <sub>jitter</sub> | Clock Jitter Time <sup>3</sup> |    |                     | _   | 100 | ps    |  |

- 1. 10%-90%
- 2. 90%-10%
- 3. cycle to cycle

Shown below is an example a clock generator that produces four individual clocks. Series termination is recommended to adjust for signal reflection due to impedance mismatches. The series termination resistor should be placed at the source. The actual value of the series termination resistor will depend on the output impedance of the clock generator and the trace impedance; the 22.1 Ohm values in the figure below are specific to this particular clock generator and may not necessarily be appropriate for other clock generators.

Keep in mind that even though the component may have favorable specification, poor placement and routing adding to trace parasitics could result in a clock that will be out of HRM specification. It is the CNN35XX needs to see a clock that meets the spec.



Figure 1: PLL\_REF\_CLK Clock Circuit



14-Dec-11

### EXP\_REF\_CLK

The EXP\_REF\_CLK clock is a 100MHz, differential clock. The CNN35XX requires a differential clock with the following specifications:

|                |           | F                                   |               |                                  | Phase Jitter                    | V     | <sub>HIGH</sub> Leve | ls    | V <sub>LC</sub> | <sub>w</sub> Leve | els   |
|----------------|-----------|-------------------------------------|---------------|----------------------------------|---------------------------------|-------|----------------------|-------|-----------------|-------------------|-------|
| Clock Name     | Frequency | Frequency<br>Tolerance <sup>1</sup> | Duty<br>Cycle | /Fall Time<br>(max) <sup>2</sup> | (peak-to<br>-peak) <sup>3</sup> | Min   | Nom                  | Max   | Min             | Nom               | Max   |
| EXP_REF_CLKN/P | 100 MHz   | ±300 ppm                            | 40/60         | 840 ps                           | 80 ps                           | 625mV | 700mV                | 850mV | -150mV          | 0V                | 150mV |

The signal EXP\_REF\_CLK\_N should be length-matched relative to EXP\_REF\_CLK\_P with a tolerance of less than 5mil.

When considering a clock generator, follow the manufacturer's placement and routing guidelines. De-coupling caps should be placed close to the clock generator IC.

As mentioned before, even though the component may have favorable specifications, poor placement and routing, which can contribute to trace parasitics, could result in a clock that will be out of specification relative to the CNN35XX-HM.

Some recommendations for PCIe clock generators are as follows. The CNN35XX needs to see a clock within its required specification:

• PhaseLink: PL602-20

ICS-IDT: ICS9DB202CGLF

An example of a clock scheme is shown below in systems that employ multiple CNN35XX ASICs.



Figure 2: Differential Pair Clock Circuit

Cavium Networks – Company Confidential



14-Dec-11

#### **POWER**

#### Recommended Operating Supply Voltages

| Parameter    | Description                                                | Min  | Тур | Max  | Units |
|--------------|------------------------------------------------------------|------|-----|------|-------|
| CORE_VDD     | Core-voltage supply                                        | 0.87 | 0.9 | 0.93 | ٧     |
| EXP_VDD_09V  | PCIe core voltage supply                                   | 0.87 | 0.9 | 0.93 | ٧     |
| EXP_VDD_VPH  | PCle 1.8V voltage supply                                   | 1.71 | 1.8 | 1.89 | ٧     |
| EXP_VDD_VTPX | Express analog transmitter termination voltage vptx (1.8V) | 1.71 | 1.8 | 1.89 | ٧     |
| VDD18        | MOS18 supply voltage                                       | 1.71 | 1.8 | 1.89 | ٧     |
| PLL_VDD_18V  | PLL supply voltage                                         | 1.71 | 1.8 | 1.89 | ٧     |

The aforementioned table specifies the voltages that the CNN35XX requires.

If using a discrete switching power supply (i.e. not a POLA or other integrated power supply), make sure that switcher supply components are not placed over high frequency traces; in other words, *do not route high speed traces underneath the switcher power supply components*.

Power rail measurements should be done with a scope probe that has a very short GND lead. The best place for such measurements is to choose a bulk cap on the bottom side of the board where the CNN35XX is located.

# CORE\_VDD, VDD18, EXP\_VDD

Make sure that the copper pours do not present a significant IR drop that would marginalize the rail voltage. For example, if the margin for a voltage rail is 50mV, then the copper pour should not present a 50mV drop between the output of the regulator and the load. Always measure the voltages at the load.

# EXP\_VDD\_09, EXP\_VDD\_VPH, EXP\_VDD\_VTPX

EXP\_VDD\_09, EXP\_VDD\_VPH, EXP\_VDD\_VTPX nets should be filtered. The low-pass filter components should be placed close to the CNN35XX package. Provide at least a 20mil trace width from the ferrite bead to the CNN35XX; in the example below, EXP\_VDD\_09\_FLT connects to the balls of the CNN35XX.



14-Dec-11



Figure 3: Rail Low Pass Filter

# PLL\_E\_VDD\_18V, PLL\_S\_VDD\_18V, PLL\_Z\_VDD\_18V

PLL\_E\_VDD\_18V, PLL\_S\_VDD\_18V, PLL\_Z\_VDD\_18V (1.8V) rails are sensitive to noise. Provide at least a 20mil trace width from regulator to the CNN35XX.

PLL\_E\_VSS\_18V, PLL\_S\_VSS\_18V, PLL\_Z\_VSS\_18V should be routed with 20 mil trace widths. The return paths are not to be connected to the GND of the board. The ASIC's substrate has made provisions for the "SS" traces to be internally connected to GND.

See figures below.



14-Dec-11



Figure 4: PLL\_E/S/Z\_VDD\_18V Connections

Cavium Networks – Company Confidential



14-Dec-11

# VDD\_SENSE

The CNN35XX has two dedicated balls to allow the Core\_VDD switching voltage regulator to monitor the voltage at the CNN35XX. All switching power supplies have a Feed Back (FB) input. The FB input requires a voltage that is based on a voltage divider developed using two resistors. Please refer to the specification of the voltage regulator to determine the values of the resistors.

The VDD\_SENSE traces should be routed as differential pairs. Please refer to the CNN35XX Reference Schematics for more detail.

Cavium recommends the use of the VDD\_SENSE signals; better voltage regulation is achieved by using the VDD\_SENSE signals.



Figure 5: CORE\_VDD\_SENSE

Cavium Networks – Company Confidential

14-Dec-11

# **Decoupling Caps**

Decoupling depends on the kind of loading on the power supplies. The best method for determining the proper decoupling capacitance is to use a modeling tool. As shown in the diagram below, the PCB impedance should be below 10 m-Ohms. Note that 10nF caps start to become ineffective at frequencies above 100MHz. Plane capacitance must be employed. See the section on board stack-up for more details



# **Miscellaneous Circuits**

# PLL\_DCOK

The PLL\_DCOK to the CNN35XX means that *all* voltage rails are powered up. This design criterion stipulates that the following voltages must be at nominal levels before PLL\_DCOK can be raised to a high level. PLL\_DCOK must have a rise time faster than 200ns. If any one of the rails drops below HRM specification, PLL\_DCOK must drop as well. Refer to the power-up timing diagram below.

- 1. VDD18, EXP\_VDD\_VPH, EXP\_VDD\_VPTX
- 2. CORE VDD, EXP VDD 09



14-Dec-11

In regards to PLL\_DCOK, the timing diagram shows that all rails must be nominal before the signal is raised; be aware that the minimum delay is 3ms (see timing diagram below). Any time delay less than 3ms may result in unpredictable performance.

Note that EXP\_REF\_CLK (PCIe 100MHz clock) and PLL\_REF\_CLK (50 MHz) clocks must be toggling before PLL\_DCOK is asserted. A clock-detect circuit can be employed to make sure that EXP\_REF\_CLK is operating at nominal specifications before PLL\_DCOK is raised, or the PLL\_DCOK delay can be extended. Results from DVT have shown that a 250ms delay for PLL\_DCOK is reasonable. There is no maximum delay specification; however, any delay longer than 250ms could raise issues with the Root Complex (RC).

### **Power-UP Sequence Timing Diagram**



† PLL\_DCOK rise time must not exceed 200 ns.

Figure 6: Power Sequence Timing Diagram

# PERST\_L

PERST\_L should asserted low by any one of the following signals going low:

- PLL DCOK: ...... Any voltage rail below specification
- PCIE\_RESET\_L: ... PCIe Reset by the Root Complex or mother board
- PB\_RESET\_L: ..... Manual Push button reset asserted Note that push button reset is not a requirement; merely a convenience that the designer may choose to implement.

Cavium Networks – Company Confidential



14-Dec-11

When PERST\_L de-asserts (rises), the rise time must be faster than 200ns

A minimum delay of 200 ms must exist between the rising edge of PLL\_DCOK and PERST\_L. See the timing diagram below.



Regarding the delay times of PLL\_DCOK and PERST\_L, the HRM does not specify a maximum delay; however, the Root Complex may have such a delay criteria. Results from DVT have shown that 250ms delay is reasonable.

# RSVD and RSVD\_0

- All ball names with RSVD\_0 must be connected to GND.
- All ball names with RSVD must remain floating; thus, not connected.

Cavium Networks – Company Confidential

#### **VDDQ**

• Ball E14 must be connected to GND

#### NC

• All ball names with NC must remain floating; thus, not connected.

#### PSE Interface

• Please refer to the HRM for its implementation; otherwise, the signals should be pulled low.

# ECLK, SCLK and ZCLK\_PLL\_BYPASS

• These signals could be pulled low with a 10K, if PLL\_BYPASS is not used. Please refer to the CNN35XX-HM

# **Board Design Guidelines Basics**

| Stack up   | decoupling         | g caps at high f    | requency s       | witching     | ate for the ineffectiveness of currents. Shown below is an example |
|------------|--------------------|---------------------|------------------|--------------|--------------------------------------------------------------------|
|            | also betwe         | en layers 6 and     | 17, is 3 mi      |              | thickness between layers 2 and 3, mm)                              |
|            | Suggested 8        | layer PCB board Sta | -<br>ack up<br>I |              |                                                                    |
|            | Conductor          |                     | Thickness        | Thickness    | 1                                                                  |
|            | name<br>Soldermask | Layer               | mm               | (mil)<br>0.7 |                                                                    |
|            | TOP                | 1 Cu 0.5 oz         | 0.02             | 0.6          |                                                                    |
|            | Prepreg            | 2.2.40              | 0.10             | 4.0          |                                                                    |
|            | GND - 1<br>Core    | 2 Cu 1.0 oz         | 0.03             | 1.2<br>3.0   |                                                                    |
|            | Power -1           | 3 Cu 1.0 oz         | 0.03             | 1.2          | Do not route traces<br>over Voids.                                 |
|            | Prepreg            |                     | 0.10             | 4.0          | over rolls.                                                        |
|            | Inner -1           | 4 Cu 1.0 oz         | 0.03             | 1.2          |                                                                    |
|            | Core               |                     | 0.84             | 33.0         | Do not route traces over Voids.                                    |
|            | Inner -2           | 5 Cu 1.0 oz         | 0.03             | 1.2          |                                                                    |
|            | Prepreg            | 0.0.40              | 0.10             | 4.0          |                                                                    |
|            | Power -2<br>Core   | 6 Cu 1.0 oz         | 0.03             | 1,2<br>3.0   |                                                                    |
|            | GND - 2            | 7 Cu 1.0 oz         | 0.03             | 1.2          |                                                                    |
|            | PrePreg            |                     | 0.10             | 4.0          |                                                                    |
|            | воттом             | 8 Cu 0.5 oz         | 0.02             | 0.6          |                                                                    |
|            | soldermask         |                     | 1.61036          | 0.7          |                                                                    |
|            | Total              |                     | 1,61036          | 64.8         |                                                                    |
| IR Drop    | Make sure          | that the copper     | r, for the ra    | ail that su  | pplies the current to the load, is wide                            |
|            |                    | carry the load      |                  |              | 00/3                                                               |
|            | Avoid the          | "Swiss Cheese       | " effect wh      | nere close   | ely grouped multiple VIAs punch                                    |
|            |                    |                     |                  |              | the copper conductivity to the BGA.                                |
|            | anough th          | copper pour         | v C1 y           | - Cuucing    | the copper conductivity to the DOM.                                |
| <b>•</b>   | Power nou          | re that trancitio   | ons hetwee       | n lavere e   | should have enough vias to provide                                 |
|            |                    |                     |                  | n iayeis s   | modia have chough vias to provide                                  |
|            | , i                | d load current.     |                  |              |                                                                    |
| Orthogonal |                    | •                   | •                |              | tween them (See stack-up layers 4 and                              |
| Routing    | 5) should b        | be routed in an     | orthogona        | l fashion;   | meaning, one layer routed vertically                               |
|            | (in the y-d        | irection) and th    | ne other lay     | er routed    | I horizontally (in the x-direction).                               |
| PLL Filter | Low pass l         | PLL filters sho     | uld use fer      | rite beads   | S.                                                                 |
|            | -                  |                     |                  |              | Omil from the CPU.                                                 |
|            | -                  | -                   | -                |              | ter components should be at least                                  |
|            | 20mils             |                     | . == 0 W         |              | 1                                                                  |
|            |                    |                     |                  |              |                                                                    |

# 12/14/2011

| Controlled             | Maintain controlled impedance throughout the PCB.                                                                                                                    |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Impedance              | Generally speaking, use 50 Ohms as the controlled impedance for single ended signal traces                                                                           |
|                        | Generally speaking, use 100 Ohms controlled impedance for differential signal traces.                                                                                |
| Clocks                 | Place series termination at the source.                                                                                                                              |
|                        | Where required, follow clock vendor's specific regarding termination requirements.                                                                                   |
|                        | Do <b>not</b> route clocks close or underneath components of the switcher power supplies.                                                                            |
|                        | Provide at least a 3X the trace width for the air gap between the clock and any trace adjacent to the clock trace                                                    |
|                        |                                                                                                                                                                      |
| SERDES                 | Length-match the trace of the negative signal relative to its corresponding trace of the positive signal to a tolerance within +/-5 mil.                             |
|                        | Route the traces on as few layers as possible. VIAs that are used to transition the                                                                                  |
|                        | trace amongst the layer will present adverse effects on the signal integrity of the trace. Refer to the PCI Express Specifications R2.0 regarding Lane-to-Lane Skew, |
|                        | Differential Data Trace Impedance.                                                                                                                                   |
| Differential<br>Clocks | Length-match the trace of the negative signal relative to its corresponding trace of the positive signal to within a tolerance of +/-5 mil. Maintain a controlled    |
|                        | impedance of 100 Ohms. In reference to the Stack-up in this document, a trace                                                                                        |
|                        | width of 4mil and an air gap of 5mil has shown favorable results; however, board                                                                                     |
|                        | simulation results should be the primary guidelines.                                                                                                                 |
|                        |                                                                                                                                                                      |
| Voids (air             | Do not route traces over copper void or split power planes. Doing so will create                                                                                     |
| gap)                   | an impedance discontinuity that will result in unwanted EMC issues.                                                                                                  |
| Series                 | Series resistor should be placed at the source.                                                                                                                      |
| Termination            |                                                                                                                                                                      |

#### 12/14/2011



Place the decoupling caps close power pin of to the BGA or IC.

Cap's via placement shown to the right.



# **Mechanical Specifications**

# **BGA Package**

#### 676 HSBGA Package Diagram

NOTE: All measurements are in millimeters. Pin A1 corner 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 В c D G R1.00 (12x) N R ΑB AC ΑD ΑE  $18.60 \pm 0.05$  $20.60 \pm 0.05$ 26.60 ± 0.05



Figure 7: BGA Mechanical Specifications

Cavium Networks – Company Confidential

# **Thermal Solution Considerations.**

Cavium Networks does not provide an off-the-shelf heatsink solution for the CNN35XX. It is recommended that the lead engineer determine the environmental condition into which the CNN35XX will be placed by establishing the following parameters:

- LFM (Linear Feet per Minute): air flow over the CNN35XX
- Ta (Ambient temperature): the maximum temperature (Celsius) in which the CNN35XX will operate.
- P (power dissipation): refer to the HRM.
- Mechanical Constraints: PCI Add-In cards allows a max height of 14.67mm on the top side of the board; thus the heatsink height plus the BGA's height must take that height specification into consideration.

Be advised that the thermal solution should be based on Tc (case temperature) of the CNN35XX. The HRM provides package thermal specifications. It is the case temperature (Tc) that can be measured during DVT. Observed values of Tc can be used to compare with the specification. Case temperature of the CNN35XX must never exceed the temperature rating listed in the HRM specification.

#### **Recommended Operating Temperatures**

|           | Junction Tem | perature (T <sub>J</sub> ) | Case Temp |     |       |
|-----------|--------------|----------------------------|-----------|-----|-------|
| Frequency | Min          | Max                        | Min       | Max | Units |
| 500 MHz   | 0            | 105                        | 0         | 95  | °C    |
| 700 MHz   | 0            | 105                        | 0         | 90  | °C    |

# . Thermal Package Specification for CNN35XX

| Paramet                 | Pr Description                                               | Max | Units |
|-------------------------|--------------------------------------------------------------|-----|-------|
| $\theta_{\mathrm{JA}0}$ | Thermal resistance – junction to ambient at 0 m/s or 0 LFM   | 9.8 | °C/W  |
| $\theta_{ m JA1}$       | Thermal resistance – junction to ambient at 1 m/s or 200 LFM | 8.6 | °C/W  |
| $\theta_{ m JA2}$       | Thermal resistance – junction to ambient at 2 m/s or 400 LFM | 8.0 | °C/W  |
| $\theta_{\rm JC}$       | Thermal resistance – junction to case                        | 0.6 | °C/W  |
| θјΒ                     | Thermal resistance – junction to board                       | 4.0 | °C/W  |

With the aforementioned system parameters and using the thermal equations, calculate the  $\Theta_{SA}$  that is needed for your thermal solution.  $\Theta_{SA}$  is the specification of the heatsink

that is needed to keep the case temperature of the CNN35XX below its specification. Choose a heatsink that has a  $\Theta_{SA}$  equal to or better than the calculated  $\Theta_{SA}$ .

The best thermal solution is the result of simulation using a modeling tool such as ICEPAK.

# The Empirical Side of Measuring Case temperature (Tc)

One method of measuring case temperature (Tc) is by placing a thermal spot sensor between the case of the CNN35XX and the TIM (Thermal Interface Material) as shown below. Be advised that if the spot sensor is not seated properly, the empirical results may not reflect the actual case temperature.



Figure 8: Thermocouple placement

# **Sample Thermal Calculations**

The calculations do not take into consideration the heat developed by surrounding components, convection or forced air flow. To produce a thermal solution, the engineer must perform thermal simulations followed by an empirical DVT.

| CNN35XX  | Power Calculation | Power Calculation |             |       |  |  |  |  |
|----------|-------------------|-------------------|-------------|-------|--|--|--|--|
| 500 MHz  |                   | Voltage           | Current     | Power |  |  |  |  |
| 56 Cores | Rail              | V                 | mA          | W     |  |  |  |  |
|          |                   |                   |             |       |  |  |  |  |
|          | CORE_VDD          | 0.90              | 18400.00    | 16.56 |  |  |  |  |
| 16 lanes | EXP_VDD_09V       | 0.90              | 320.00      | 0.29  |  |  |  |  |
|          | EXP_VDD_VPH       | 1.80              | 210.00      | 0.38  |  |  |  |  |
|          | EXP_VDD_VPTX      | 1.80              | 600.00      | 1.08  |  |  |  |  |
|          | PLL_VDD_18V       | 1.80              | 12.00       | 0.02  |  |  |  |  |
|          | VDD18             | 1.80              | 50.00       | 0.09  |  |  |  |  |
|          |                   |                   |             |       |  |  |  |  |
|          |                   |                   | Total Power | 18.42 |  |  |  |  |

Power calculations for a CNN35XX; consider the following:

- Core Frequency at 500 MHz
- 56 cores
- 16 PCIe lanes

Power consumption is 18.42 W

Calculated  $\Theta_{SA}$  for the heatsink is 1.98 °C/W

| Та             | Ta Ambient temperature in Celcius |                                         |              |       |   |  |  |  |
|----------------|-----------------------------------|-----------------------------------------|--------------|-------|---|--|--|--|
| Tj             | Junction                          | Junction temperature in Celcius         |              |       |   |  |  |  |
| Tc             | Case tem                          | Case temperature of the ASIC in Celcius |              |       |   |  |  |  |
| P              | Power dis                         | ssipated b                              | y the ASIC   |       |   |  |  |  |
| Theta_sa = [ ( | Tc-Ta) / P ]                      | - Theta_c                               | s            |       |   |  |  |  |
|                |                                   |                                         |              |       |   |  |  |  |
| Theta_sa       | 1.98                              | C/W - Hea                               | at Sink to A | \ir   |   |  |  |  |
| Theta_cs       | 0.46                              | C/W - Cas                               | e to Sink    | (MIT) |   |  |  |  |
| Theta_jc       | 0.60                              | C/W - Jun                               | ction to C   | ase   |   |  |  |  |
| Ta (Ambient)   | 50.00                             | Celcius                                 |              |       | X |  |  |  |
| Tc (max Case   | 95.00                             | Celcius                                 |              |       |   |  |  |  |
| Power (max)    | 18.42                             | W                                       |              |       |   |  |  |  |
|                |                                   |                                         |              |       |   |  |  |  |

Heatsinks are rated by the following:

- Air Flow in unit of LFM (Linear Feet per Minute) or M/S (Meters per Second)
- $\Theta_{SA}$  (Thermal resistance) expressed in units of °C/W

Lowering the LFM increases the thermal resistance.

Ambient temperature is considered to be the temperature of the air within a distance of about 1000mil from the heatsink.

If there are no off-the-shelf heatsinks that have the required  $\Theta_{SA}$  at the specified air flow in LFM or M/S, then a custom heatsink that is rated at the desired LFM must be developed.

### Thermal Definitions

 $\Theta_{JA}$  = Thermal resistance from the die's junction to ambient air expressed in °C/W

• 
$$\Theta_{JA} = \Theta_{JC} + \Theta_{CS} + \Theta_{SA}$$

 $\Theta_{JC}$  = Thermal resistance of the die junction to package case expressed in  $^{\circ}C/W$ 

 $\Theta_{CS}$  = Thermal resistance of the package case to the heatsink expressed in °C/W; also known as the TIM (Thermal Interface Material).



 $\Theta_{SA}$  = Thermal resistance of the heatsink to the ambient air expressed in °C/W  $\Theta_{SA} = \left[ \left( T_C - T_A \right) / \ P \ \right] - \Theta_{CS}$ 

 $T_A$ : Ambient temperature (°C). Temperature of the ambient air around the device.

• 
$$T_A = T_J - P * \Theta_{JA}$$

• 
$$T_A = T_C - P * (\Theta_{JA} - \Theta_{JC})$$

 $T_C$ : Case temperature (°C). Temperature of the case of the device package; the measurement is made using thermocouples placed on the warmest point of the package (in the middle of the upper cover; see figure 8).

• 
$$T_C = T_A + P * (\Theta_{JA} - \Theta_{JC})$$

 $T_J$ : Junction temperature (°C). Average junction temperature of the die within the package.

$$T_{J} = P * \Theta_{JA} + T_{A}$$

$$T_{\rm J} = P * \Theta_{\rm JC} + T_{\rm C}$$

P: Total power dissipation of the device (W); the sum of power dissipation from all of the device's power supplies.